# **UART DESIGN**

By Tylor Cooks

### **Overview UART**



#### Full UART Module with Parity

Implemented ASM chart.

3 modules implemented and instantiated together.

- •Baud Rate Generator
- •Receiver
- •Transmitter
  Implemented logic to combat metastability.

Implemented self-checking testbench



#### Method order and Goal

Specification/Requirements

Design Capture using Verilog

RTL functional Simulation

Logic Synthesis

Place and Route (Implementation)

Generate Bitstream

Program Device



# Specification/Requirements

Baud Generator, Receiver, Transmitter

#### Baud Generator

- Requirements/Specifications
  - To generate a sampling signal whose frequency is exactly 16 times the UART's designated baud rate from the system clock.
  - Account for any adjustments needed for an accurate count

#### • Receiver

- Requirements/Specifications
  - Obtain data at a specific baud rate, oversampled x16
  - Implement false triggering detection, allowing to detect any Start Bit that is less than half-bit time as noise
  - Minimizing metastability
  - Implement a parity bit

#### **Transmitter**

- Requirements/Specifications
  - Shift register that loads data in parallel then shifts it out bit by bit at a specific rate(baud rate).
  - A bit is shifted out ,LSB first, every 16 enable ticks.
  - The receiver and transmitter must have the same baud rate as the baud rate generator
  - Implement a parity bit



Key Point - Specification/Requirements of Baud Generator, Receiver, and Transmitter

### **UART Receiver DESCRIPTION**

What is UART Receiver?

- UART (Universal asynchronous receiver and transmitter)
  - Includes a transmitter and receiver
    - Receiver
      - Shift register that receives the data at a specific **baud rate** bit by bit via oversampling then reassembles the data.
      - The receiver and transmitter must have the same baud rate → baud rate generator
  - States
    - sIDLE: Active high(1), held in active high to show that the line and transmitter are not damaged.
    - sSTART: Active low(0), to signals the receiver that new data is coming.
    - sSHIFT: Receives the incoming data, LSB first, gets held in a shifting register.
    - sSTOP: Signals to the receiver that the incoming data is finished.



### **UART Transmitter DESCRIPTION**

#### What is UART Transmitter?

- UART (Universal asynchronous receiver and transmitter)
  - Includes a transmitter and receiver
    - Transmitter (The focus of the presentation)
      - Shift register that loads data in **parallel** then shifts it out bit by bit at a specific rate(baud rate).
      - A bit is shifted out ,LSB first, every 16 enable ticks.
      - The receiver and transmitter must have the same baud rate → baud rate generator
  - States
    - sIDLE: Active high(1) txd, awaits tx\_start signal to load data word.
    - sWAIT: Waits one clock cycle before transitioning to Active Low(0) txd.
    - sSTART: Active low(0) txd, to signal the receiver that new data is coming, transmit first bit(LSB) in the data register.
    - sSHIFT: Transfers the data bit by bit every 16 enable ticks.
    - sSTOP: Transmits and active low(0) txd signal for 1 clock cycle.

# Clock Improvement with Fractional Adjustment for Baud Rate Generator

- Without Adjustment (50MHz) 115200 baud rate
  - Rounded Value
    - Period = 27 x (20ns)= **540ns**
    - Oversampled  $16x = (540ns) \times 16 = 8640ns$
  - Real Value
    - 27.126736 x (20ns) x 16=~**8680ns**
  - Absolute error
    - 8680ns 8640ns = **40ns** (A difference of **40ns**)
- With Adjustment (baudx16\_ena period is extended by one 50MHz (20ns) clock every 8th baudx16\_ena)
  - Oversampled adjusted value
    - 14x(27x20ns) + 2(28x20ns) = 8680ns
  - Absolute error
    - $8680 \text{ns} 8680 \text{ns} = \sim 0$
  - The Error bit-time is near zero

| Every 8 <sup>th</sup> time the                                |
|---------------------------------------------------------------|
| baud generator                                                |
| sends a pulse, it                                             |
| has one extra to                                              |
| adjust the clock for                                          |
| the baud rate                                                 |
| sends a pulse, it<br>has one extra to<br>adjust the clock for |

| Fractional<br>Adjustment | Common Baud<br>rates<br>bits/second |                                               |
|--------------------------|-------------------------------------|-----------------------------------------------|
| 1/8 = 0.125              | <b>115200</b> : 27.126 <b>←</b>     |                                               |
| 2/8 = 0.250              | <b>57600</b> : 55.253               | (System clock) divided by (desired baud rate) |
| 3/8 = 0.375              | <b>38400</b> : 81.380               |                                               |
| 4/8 = 0.500              | <b>28800</b> :<br>108.507           |                                               |
| 5/8 = 0.625              | <b>230400</b> : 13.563              |                                               |
| 6/8 = 0.750              | <b>19200</b> : 162.760              |                                               |

### **UART Instantiation**

### Structural Description

- Module instantiation of UART
  - Sharing the same baud rate generator
  - txd → rxd
  - Purpose:
    - Combining individual modules into one.
- Variables:
  - rst: resets the circuit
  - baud16\_ena: sends a pulse every 16 count, responsible for the baud rate
  - tx\_start receives a 1-clock-wide pulse to initiate transmission
  - tx\_data: receives the data being transmitted
  - txd: output of the transmitter, sends data serially to the receiver
  - tx\_busy: no new data for the input of the transmitter if high, only accepts new data when low.
  - rxd: receives bits
  - rx\_data: outputs the 8 data bits
  - rx\_valid: UART received data valid
  - framing\_err: for a framing error

```
input sysclk, rst,
          nput tx start,
          input parity en, odd even,
          input [DBIT-1:0] tx data,
         output tx busy,
         output [DBIT-1:0] rx data,
                                                                             Shows how the two
         output rx valid, framing err, parity err
                                                                             modules are connected.
         wire baudx16 ena;
                                                                             txd to rxd
         wire txd;
         baudRate gen2 #(.MOD(MOD)) baudRate gen
             (.sysclk(sysclk),.rst(rst),.baudx16 ena(baudx16 ena));
         transmitter #(.DBIT(DBIT),.STOP B(STOP B)) transmitter
             (.sysclk(sysclk),
                                 .baudx16 ena(baudx16 ena),.tx start(tx start), .parity en(parity en), .odd even(odd even),
             .tx data(tx data) .txd(txd) ,.tx busy(tx busy));
         receiver #(.DBIT(DBIT),.STOP B(STOP B)) reciever
              sysclk(sys/lk),.rst(rst),.baudx16 ena(baudx16 ena),.rx data(rx data), .parity en(parity en), .odd even(odd even),
             rxd(txd) rx_valid(rx_valid),.framing_err(framing_err), .parity_err(parity_err));
Circuit for loop back test
for UART module, used in
the test bench
                                                                                       +1
                                                                    UART
                                   tx_start
                                                                                                                           rx_data
                                   tx data
                                                   txd
  rst-
                                                                             rst
                                   baud16_ena
                                                tx busy
                                                                                                              baud16 ena
                                                                                                                           rx valid
       baud16_ena
                                      transmitter
                                                                                                                   Receiver
     Baud Rate
     Generator
                                                                                                                        framing_err
```

# Metastability

Brief overview

#### Characteristics

- · A probabilistic phenomenon (random future events)
  - Can not build a bit-stable device that cannot go into a metastable state
- Occurs when two asynchronous signals combine such that their resulting output goes into an indeterminate state
- Can remain in a metastable state for an indeterminant amount of time.
  - Exponentially decreasing function, it will stay in the metastable state.

#### Solution

- D-type Flip Flop in series, on the same system clock.
- Increases the amount of time for the meta-state to be resolved
- Minimizes the probability that the metastability entering the main part of the circuit.





Note: in this design rxd\_q[] represents the synchronizer

# Block Diagram of parity\_bit

### Block diagram, Truth table

- odd\_even decides if the parity\_bit is going to be calculated with an odd or even configuration.
  - parity\_bit will be a 1 or 0 depending on the amount of data bits
  - odd\_even = 0: even parity (keep an even number of 1's)
  - odd even = 1: odd parity (keep an odd number of 1's)
- Calculated the same with transmitter(thr[0]) or receiver (rxd\_q[1])

#### Purpose

Adding a parity bit is a form of error detection. Compares the parity from the receiver and transmitter. If they are both the same, no error, if they are different an error has occurred.

thr[0] / rxd\_q[1]



odd even

### ASM CHART RECEIVER

STATES: sIDLE, sSTART, sSHIFT, sSTOP

**Purpose**: The ASM chart is part of the design methodology used. A powerful tool that makes easy to understand the operation of a digital system represented by an ASM chart, self-documenting, reduces design errors, and allows more efficient designs.





## **ASM CHART Transmitter**

STATES: sIDLE, sWAIT, sSTART, sSHIFT, sPARITY, sSTOP





### SELF-CHECKING LOOP BACK TESTBENCH

#### Iterative

```
A Task that sends data to the transmitter
task sw test;
   integer i, j;
   begin
       i = 0;
                                        Iterating through 0-255
                                                                                                                                   task UART READ
                                                                                                                                  input [DBITS-1:0] data;
                                                                                                                                      begin
           begin
                                                                                                                                      tx_start = 1'b1;
               UART READ(rx data+1)
                                                                                                                                      tx data = data;
               #(CLK BIT PERIOD*12);
                                                                                                                                      #T;
               if((tx_data) == rx_data)
                                                                                                                                      tx start = 1'b0;
                   $display(" Received! Input to transmitter = 0x%0h, Output of reciever = 0x%0h",tx data,(rx data));
               else
                   begin
                                                                                                                                  endtask
                   $display(" Not Received! Input to transmitter = 0x%0h, Output of reciever = 0x%0h",tx data,(rx data));
                   j = j+1;
                   end
            end
            $display(" Errors counted %0d out of %0d test cycles",j,i);
                                                                                                                                End portion of the test, iterating
    end
endtask
                                                                                                                                0xf3 \rightarrow 0xff
            Purpose: the self-checking loop back
            test sends data from the receiver back
```

to transmitter while iterating through all possible combinations for 8-bits, 255 not counting 0, different values. The Self-checking happens by an output in the terminal, letting the user know if the data is received and how many errors if any.

```
Received! Input to transmitter = 0xfa, Output of reciever
Received! Input to transmitter = 0xfb, Output of reciever
Received! Input to transmitter = 0xfd, Output of reciever
Received! Input to transmitter = 0xfe, Output of reciever
Received! Input to transmitter = Oxff. Output of reciever
Errors counted 0 out of 255 test cycles
```

No errors out of 255 test cycles

# Self-Checking Loop Back Test Waveform: EVEN PARITY

Iterative, Full Wave Form, parity\_en = 1, odd\_even = 0



The input to the transmitter and output of the receiver

- tx\_data (Bottom)
- rx\_data (Top)

- Receiver(top) States:
  - sIDLE
  - sSTART
  - sSHIFT
  - **sPARITY**
  - sSTOP
- Transmitter(bottom) States:
  - sIDLE
  - **sWAIT**
  - **sSTART**

  - sSHIFT **sPARITY**
  - sSTOP

- parity\_bit calculations
- parity\_bit 🗲 0

**Description**: shows the wave form for when the parity\_en =1 and has an even configuration. The results are that the circuit is working just as expected

- Calculated parity\_err
  - parity\_err ← 0
  - parity\_bit 0
  - 0x11 should have a 0 parity bit for even configuration

Synchronizer received bit,  $rxd_q = 00$ , which is expected with an **even** parity configuration

# Self-Checking Loop Back Test Waveform: ODD PARITY

Iterative, Full Wave Form, parity\_en = 1, odd\_even = 1



The input to the transmitter and output of the receiver

- tx\_data (Bottom)
- rx\_data (Top)

- Transmitter(bottom) States:
  - sIDLE
  - sWAIT
  - sSTART
  - sSHIFT
  - sPARITY
  - sSTOP
- Receiver(top) States:
  - sIDLE
  - sSTART
  - sSHIFT
  - sPARITY
  - sSTOP

- parity\_bit calculations
- parity\_bit 🗲 1

**Description**: shoes the wave form for when the **parity\_en =1** and has an **odd** configuration. The results are that the circuit is working just as expected

- Calculated parity\_err
  - parity\_err ← 0
  - parity\_bit 🗲 1
  - 0x11 should have 1 parity bit for odd configuration.

Synchronizer received bit, rxd\_q = 11, which is expected with an **odd** parity configuration

# Self-Checking Loop Back Test Waveform: ODD PARITY ERROR TEST

Iterative, Full Wave Form, parity\_en = 1, odd\_even = 1



The *input* to the <u>transmitter</u> and *output* of the <u>receiver</u>

- tx\_data (Bottom)
- rx\_data (Top)

- Receiver(top) States:
  - sIDLE
  - sSTART
  - sSHIFT
  - sPARITY
  - sSTOP
- Transmitter(bottom) States:
  - sIDLE
  - sWAIT
  - sSTART
  - sSHIFT
  - sPARITY
  - sSTOP

- parity\_bit calculations
  - parity\_bit 1 (error)

**Description**: shows the wave form for when the **parity\_en =1** and has an **odd** configuration. An **error** is purposely put in the design to show that the **parity\_err** will pulse. Everything in the circuit is working as expected

- Calculated parity\_err
  - parity\_err ← 1 for 1 pulse.
- parity\_bit 1 (error)
  - 0x01 should have **0** parity bit for **Odd** configuration.
- If parity\_bit  $\leftarrow$  1, then rx\_valid  $\leftarrow$  0

# 

Iterative, Full Wave Form, parity\_en = 0, odd\_even = 1



parity\_en 🗲 0

- Receiver(top) States:
  - sIDLE
  - sSTART
  - sSHIFT
  - sSTOP
- Transmitter(bottom) States:
  - sIDLE
  - sWAIT
  - sSTART
  - sSHIFT
  - sSTOP

The input to the transmitter and output of the receiver

- tx\_data (Bottom)
- rx\_data (Top)

#### description:

- With parity\_en 0, skips the sPARITY state completely for both the transmitter and receiver.
- Still calculates parity\_bit but the transmitter doesn't send the parity\_bit.